![Intel IXP45X Developer'S Manual Download Page 722](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092722.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Expansion Bus
Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
722
Order Number: 306262-004US
transfers is to clear ArbMask# bit in the EXP_MST_CONTROL register and then allow
the current inbound transaction complete. To ensure the inbound transaction is
complete, the Intel XScale processor can perform an outbound read to any Intel XScale
processor general-purpose register (i.e ldr R4,[R2]) followed by a dependency on this
register (i.e mov R4,R4).
12.5.18
EXP_SYNCINTEL_COUNT
Register Name:
EXP_SYNCINTEL_COUNT
Physical Address:
0xC4000124
Reset Hex Value:
0x00000000
Register Description:
This register is used to set the read latency count when a Synchronous Intel Device
is accessed.
Access: See below.
3
1
4
3
0
(Reserved)
Count
Register
EXP_SYNCINTEL_COUNT
Bits
Name
Description
Reset
Value
Access
31:4
Reserved
Reserved
0x0
RO
3:0
Count
The count bits tell the Expansion bus controller how many clock cycles
must elapse before the first data word is sampled from a Synchronous
Intel StrataFlash Memory. The value that needs to be programmed is
dependent on the Expansion bus clock frequency and needs to be set
to the same value as the Latency Count bits defined in the Read
Configuration Register in the Synchronous Intel StrataFlash Memory.
Refer to the Synchronous Intel StrataFlash Memory datasheet for
more information.
0000: Reserved
0001: Reserved
0010: Code 2
0011: Code 3
0100: Code 4
0101: Code 5
0110: Code 6
0111: Code 7
1000: Code 8
1001: Code 9
1010: Code 10
1011 - 1111: Reserved
0x0
RW