
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
679
Expansion Bus Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
12.4.1.8.14 TI* HPI-8 Write Access
12.4.1.8.15 TI* HPI-8 Read Access
Figure 142. Expansion Bus Write (TI* HPI-8 Mode)
Figure 143. Expansion Bus Read (TI* HPI-8 Mode)
EX_CLK
EX_CS_N[0]
(hcs_n)
EX_ADDR[2:1]
(hcntl)
EX_RDY_N
(hrdy)
EX_DATA[31:0]
(hdin)
Valid Data
EX_RD_N
(hr_w_n)
Valid Address
T
recov
T
data_setup
T
cs2hds1val
T
addsetup
T1
T2
T3
T4
T5
EX_ADDR[0]
(hbil)
EX_WR_N
(hds1_n)
T
hds1_pulse
T
data_hold
EX_BE_N[3:0]
Valid Byte
3-4 Cycles
3-4 Cycles
2-16 Cycles
3-4 Cycles
2-17 Cycles
Note:
The wave form above represents the first half of the cycle. This wave form is repeated to write the remainder of the data.
B3936-003
EX_CLK
EX_CS_N[0]
(hcs_n)
EX_ADDR[2:1]
(hcntl)
EX_RDY_N
(hrdy)
EX_DATA[31:0]
(hdout)
EX_RD_N
(hr_w_n)
Valid Address
T
recov
T
data_setup
T
cs2hds1val
T
addsetup
T1
T2
T3
T4
T5
EX_ADDR[0]
(hbil)
EX_WR_N
(hds1_n)
T
hds1_pulse
T
data_hold
Valid Data
EX_BE_N[3:0]
Valid Byte
3-4 Cycles
3-4 Cycles
2-16 Cycles
3-4 Cycles
2-17 Cycles
Note:
The wave form above represents the first half of the cycle. This wave form is repeated to read the remainder of the data.
B3935-003