![Intel IXP45X Developer'S Manual Download Page 566](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092566.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—PCI Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Develepor’s Manual
August 2006
566
Order Number: 306262-004US
10.5.3.12 AHB Memory Base Address Register
Register
pci_dmactrl
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
31:1
6
reserved
reserved – read as 0
0x0000
RO
RO
15
PADE1
PCI-to-AHB DMA error for buffer 1. Set to a 1 when the DMA transfer
specified by the pci_ptadma1_xxx registers terminates due to an error.
Read-only, cleared when a 1 is written to the PADC1 bit.
0
RO
RO
14
PADC1
PCI-to-AHB DMA complete for buffer 1. Set to a 1 when the DMA transfer
specified by the pci_ptadma1_xxx registers is complete or terminated due
to an error.
0
RO
RW1C
13
PADE0
PCI-to-AHB DMA error for buffer 0. Set to a 1 when the DMA transfer
specified by the pci_ptadma0_xxx registers terminates due to an error.
Read-only, cleared when a 1 is written to the PADC0 bit.
0
RO
RO
12
PADC0
PCI-to-AHB DMA complete for buffer 0. Set to a 1 when the DMA transfer
specified by the pci_ptadma0_xxx registers is complete or terminated due
to an error.
0
RO
RW1C
11:9
reserved
reserved – read as 0
000
RO
RO
8
PADCEN
PCI-to-AHB DMA Complete interrupt enable.
0
RO
RW
7
APDE1
AHB-to-PCI DMA error for buffer 1. Set to a 1 when the DMA transfer
specified by the pci_atpdma1_xxx registers terminates due to an error.
Read-only, cleared when a 1 is written to the APDC1 bit.
0
RO
RO
6
APDC1
AHB-to-PCI DMA complete for buffer 1. Set to a 1 when the DMA transfer
specified by the pci_atpdma1_xxx registers is complete or terminated due
to an error.
0
RO
RW1C
5
APDE0
AHB-to-PCI DMA error for buffer 0. Set to a 1 when the DMA transfer
specified by the pci_atpdma0_xxx registers terminates due to an error.
Read-only, cleared when a 1 is written to the APDC0 bit.
0
RO
RO
4
APDC0
AHB-to-PCI DMA complete for buffer 0. Set to a 1 when the DMA transfer
specified by the pci_atpdma0_xxx registers is complete or terminated due
to an error.
0
RO
RW1C
3:1
reserved
reserved – read as 0
000
RO
RO
0
APDCEN
AHB-to-PCI DMA Complete interrupt enable.
0
RO
RW
Register Name:
pci_ahbmembase
Block
Base Address:
0xC00000
Offset Address
0x2c
Reset Value
0xc0000000
Register Description:
Provides upper 8 AHB address bits for PCI accesses of AHB bus.
Lower 24 bits of AHB address provided directly from PCI bus. Four
AHBbase fields correspond to accesses from the PCI bus that
target addresses in PCI configuration base address registers
pci_bar0/1/2/3.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
AHBbase0
AHBbase1
AHBbase2
AHBbase3