![Intel IXP45X Developer'S Manual Download Page 564](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092564.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—PCI Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Develepor’s Manual
August 2006
564
Order Number: 306262-004US
10.5.3.9
PCI Controller Interrupt Status Register
Register Name:
pci_isr
Block
Base Address:
0xC00000
Offset Address
0x20
Reset Value
0x00000000
Register Description:
Indicates the PCI controller interrupt source(s).
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
PDB
ADB
PA
D
C
AP
DC
AH
B
E
PPE
PFE
PS
E
Register
pci_isr
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
31:8
reserved
reserved – read as 0
0x0000
00
RO
RO
7
PDB
PCI Doorbell interrupt. Asserted high when any one of the bits in the
pci_pcidoorbell register is set.
0
RO
RO
6
ADB
AHB Doorbell interrupt. Asserted high when any one of the bits in the
pci_ahbdoorbell register is set.
0
RO
RO
5
PADC
PCI-to-AHB DMA Complete. Asserted high when a PCI-to-AHB DMA
transfer is complete.
0
RO
RO
4
APDC
AHB-to-PCI DMA Complete. Asserted high when a AHB-to-PCI DMA
transfer is complete.
0
RO
RO
3
AHBE
AHB Error indication. Set to a 1 when the AHB Master Interface receives
an ERROR response.
0
RO
RW1C
2
PPE
PCI Parity Error. Set to a 1 when a parity error occurs on the PCI bus:
Parity error detected during Master Interface read transaction.
PCI_PERR_N asserted by an external target during a Master write
transaction. Parity error detected during a Target write transaction.
0
RO
RW1C
1
PFE
PCI Fatal Error. Set to a 1 when one of the following errors occurs on the
PCI bus:
• Master abort (target did not respond)
• Target abort
• TRDY timeout (external target asserts PCI_DEVSEL_N but never
asserts PCI_TRDY_N)
• Retry timeout (external target issued more retries than specified by
the RetryTO field in the pci_rtotto register)
0
RO
RW1C
0
PSE
PCI System Error. Set to a 1 when the PCI Controller detects that the PCI
PCI_SERR_N signal has been asserted.
0
RO
RW1C