![Intel IXP45X Developer'S Manual Download Page 42](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092042.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Introduction
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
42
Reference Number: 306262 - 004US
1.5.1
Number Representation
All numbers in this document can be assumed to be base 10 unless designated
otherwise. In text and pseudo code descriptions, hexadecimal numbers have a prefix of
0x and binary numbers have a prefix of 0b. For example, 107 would be represented as
0x6B in hexadecimal and 0b1101011 in binary.
1.5.2
Signal-Naming Convention
In this document, the following naming conventions are used:
• A word refers to 32 bits.
• Dword for PCI transactions, PCI specification refers to Dword as 32-bit transactions
• Signal names or register bit names ending with ‘_N’ or ‘#’are active low, for
example RTS_N.
Signals or register bits without this are active high.
SNMP
Simple Network Management Protocol
SOF
Start-of-Frame
SPHY
Single PHY
SRAM
Static Random Access Memory
SSRAM
Synchronous Static Random Access Memory
T1
Type 1 (trunk line)
TCP
Transmission Control Protocol
TCP/IP
Transmission Control Protocol/Internet Protocol
TDM
Time Division Multiplexing
TLB
Time slot Loopback
Translation Look-Aside Buffer
TMS
Test-Mode Select
Tx
Transmit
UART
Universal Asynchronous Receiver-Transmitter
UBR
Unspecified Bit Rate
USB
Universal Serial Bus
UTOPIA
Universal Test and Operation PHY Interface for ATM
VBR
Variable Bit Rate
VC
Virtual Channel
VCC
Virtual Circuit Connection
VCI
Virtual Circuit Identifier
VDSL
Very-High-Speed, Digital Subscriber Line
VLAN
Virtual Local Area Network
VoIP
Voice-Over-Internet Protocol
VPN
Virtual Private Network
WAN
Wide Area Network
xDSL
Any Digital Subscriber Line
ZBT
Zero-bus Turn Around
Table 1.
List of Acronyms (Sheet 4 of 4)
Acronym
Description