![Intel IXP45X Developer'S Manual Download Page 160](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092160.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Intel XScale
®
Processor
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
160
Order Number: 306262-004US
3.7.2.5
Overflow Flag Status Register
FLAG identifies which counter has overflowed and also indicates an interrupt has been
requested if the overflowing counter’s corresponding interrupt enable bit (contained
within INTEN) is asserted. An overflow is cleared by writing a ‘1’ to the overflow bit.
2
Read / Write
PMN1 Interrupt Enable (P1) -
0 = disable interrupt
1 = enable interrupt
1
Read / Write
PMN0 Interrupt Enable (P0) -
0 = disable interrupt
1 = enable interrupt
0
Read / Write
CCNT Interrupt Enable (C) -
0 = disable interrupt
1 = enable interrupt
Table 60.
Interrupt Enable Register (Sheet 2 of 2)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
P
3
P
2
P
1
P
0 C
reset value: [4:0] = 0b00000, others unpredictable
Bits
Access
Description
Table 61.
Overflow Flag Status Register (Sheet 1 of 2)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
P
3
P
2
P
1
P
0 C
reset value: [4:0] = 0b00000, others unpredictable
Bits
Access
Description
31:5
Read-unpredictable / Write-as-0
Reserved
4
Read / Write
PMN3 Overflow Flag (P3) -
Read Values:
0 = no overflow
1 = overflow has occurred
Write Values:
0 = no change
1 = clear this bit
3
Read / Write
PMN2 Overflow Flag (P2) -
Read Values:
0 = no overflow
1 = overflow has occurred
Write Values:
0 = no change
1 = clear this bit