![Intel ITANIUM ARCHITECTURE Manual Download Page 210](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403210.webp)
Volume 4: Base IA-32 Instruction Reference
4:203
HLT—Halt
Description
Stops instruction execution and places the processor in a HALT state. An enabled
interrupt, NMI, or a reset will resume execution. If an interrupt (including NMI) is used
to resume execution after a HLT instruction, the saved instruction pointer (CS:EIP)
points to the instruction following the HLT instruction.
The HLT instruction is a privileged instruction. When the processor is running in
protected or virtual 8086 mode, the privilege level of a program or procedure must to 0
to execute the HLT instruction.
Operation
IF Itanium System Environment THEN IA-32_Intercept(INST,HALT);
Enter Halt state;
Flags Affected
None.
Additional Itanium System Environment Exceptions
IA-32_Intercept
Mandatory Instruction Intercept.
Protected Mode Exceptions
#GP(0)
If the current privilege level is not 0.
Real Address Mode Exceptions
None.
Virtual 8086 Mode Exceptions
#GP(0)
If the current privilege level is not 0.
Opcode
Instruction
Description
F4
HLT
Halt
Summary of Contents for ITANIUM ARCHITECTURE
Page 1: ......
Page 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Page 604: ......