![Intel ITANIUM ARCHITECTURE Manual Download Page 134](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403134.webp)
Volume 4: Base IA-32 Instruction Reference
4:127
FFREE—Free Floating-point Register
Description
Sets the tag in the FPU tag register associated with register ST(
i
) to empty (11B). The
contents of ST(
i
) and the FPU stack-top pointer (TOP) are not affected.
Operation
TAG(i)
11B;
FPU Flags Affected
C0, C1, C2, C3 undefined.
Floating-point Exceptions
None.
Additional Itanium System Environment Exceptions
Itanium Reg Faults Disabled FP Register Fault if PSR.dfl is 1.
Protected Mode Exceptions
#NM
EM or TS in CR0 is set.
Real Address Mode Exceptions
#NM
EM or TS in CR0 is set.
Virtual 8086 Mode Exceptions
#NM
EM or TS in CR0 is set.
Opcode
Instruction
Description
DD C0+i
FFREE ST(
i
)
Sets tag for ST(
i
) to empty
Summary of Contents for ITANIUM ARCHITECTURE
Page 1: ......
Page 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Page 604: ......