![Intel ITANIUM ARCHITECTURE Manual Download Page 115](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403115.webp)
4:108
Volume 4: Base IA-32 Instruction Reference
FCHS—Change Sign
Description
Complements the sign bit of ST(0). This operation changes a positive value into a
negative value of equal magnitude or vice-versa. The following table shows the results
obtained when creating the absolute value of various classes of numbers.
Note:
Fmeans finite-real number.
Operation
SignBit(ST(0))
NOT (SignBit(ST(0)))
FPU Flags Affected
C1
Set to 0 if stack underflow occurred; otherwise, cleared to 0.
C0, C2, C3
Undefined.
Additional Itanium System Environment Exceptions
Itanium Reg Faults Disabled FP Register Fault if PSR.dfl is 1, NaT Register Consumption
Abort.
Floating-point Exceptions
#IS
Stack underflow occurred.
Protected Mode Exceptions
#NM
EM or TS in CR0 is set.
Real Address Mode Exceptions
#NM
EM or TS in CR0 is set.
Virtual 8086 Mode Exceptions
#NM
EM or TS in CR0 is set.
Opcode
Instruction
Description
D9 E0
FCHS
Complements sign of ST(0)
ST(0) SRC
ST(0) DEST
•
+
F
+F
0
0
0
0
+F
F
+
•
NaN
NaN
Summary of Contents for ITANIUM ARCHITECTURE
Page 1: ......
Page 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Page 604: ......