2:624
Volume 2, Part 2: Firmware Overview
The order of steps within the UEFI/SAL firmware is platform implementation dependent
and may vary. In general, the UEFI/SAL firmware selects a Bootstrap processor (BSP) in
multiprocessor (MP) configurations early in the boot sequence. Next, UEFI/SAL will find
and initialize memory and invoke PAL procedures to conduct additional processor tests
to ensure the health of the processors. UEFI/SAL then initializes the system fabric and
platform devices.
The UEFI firmware may incorporate a Boot Manager. The UEFI firmware specification
[UEFI] enables booting from a variety of mass storage devices such as hard disk, CD,
DVD as well as remote boot via a network. At a minimum, one of the mass storage
devices contains an UEFI system partition.
Figure 13-1. Firmware Model
Non-performance criti-
cal hardware events,
e.g., reset, machine
checks
Operating System Software
System Abstraction Layer
(SAL)
Processor (hardware)
Performance critical hard-
ware events, e.g., inter-
rupts
Instruction
Execution
Platform
Processor Abstraction Layer (PAL)
Interrupts,
traps, and
faults
Transfers to
SAL entrypoints
PAL
procedure
calls
Access to
platform
resources
Unified Extensible Firmware
Interface (UEFI)
SAL
procedure
calls
OS Boot
Handoff
UEFI
runtime
services
OS Boot
Selection
Advanced
Configuration
and Power
Interface
(ACPI)
Power mgmt,
hot-plug,
etc.
Transfers
to OS
entrypoints
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...