
2:436
Volume 2, Part 1: Processor Abstraction Layer
PAL_MC_RESUME
PAL_MC_RESUME – Restore Minimal Architected State and Return
(26)
Purpose:
Restores the minimal architectural processor state, sets the CMC interrupt if necessary,
and resumes execution.
Calling Conv:
Static Registers Only
Mode:
Physical
Buffer:
Not dependent
Arguments:
Returns:
Status:
Description:
This procedure will restore the processor minimal architected state and optionally set
the CMC interrupt.
If the
set_cmci
argument is set to one, this procedure will set the CMC interrupt and
return to the interrupted context. The CMC interrupt handler will be invoked sometime
after returning to the interrupted context.
The
save_ptr
argument specifies the processor min-state save area buffer from which
the processor state will be restored. This pointer has the same alignment and size
restrictions as the address passed to PAL_MC_REGISTER_MEM procedure on
This procedure is used to resume execution of the interrupted context for both machine
check and initialization events. This procedure can resume execution to the same
context or a new context. If software attempts to resume execution for these events
without using this call, processor behavior is undefined.
If the caller is resuming to the same context, the
new_context
argument must be set to
0 and the
save_ptr
argument has to point to a copy of the min-state save area written
by PAL when the event occurred.
If the caller is resuming to a new context, the new_context argument must be set to 1
and the save_ptr argument must point to a new min-state save area set up by the
caller.
Please see Section 11.3.3, “Returning to the Interrupted Process” on
3for
more information on resuming to the interrupted context.
Argument
Description
index
Index of PAL_MC_RESUME within the list of PAL procedures.
set_cmci
Unsigned 64 bit integer denoting whether to set the CMC interrupt. A value of 0 indicates not
to set the interrupt, a value of 1 indicated to set the interrupt, and all other values are
reserved.
save_ptr
Physical address of min-state save area used to used to restore processor state.
new_context
Unsigned 64-bit integer denoting whether the caller is returning to a new context. A value of
0 indicates the caller is returning to the interrupted context, a value of 1 indicates that the
caller is returning to a new context.
Return Value
Description
status
Return status of the PAL_MC_RESUME procedure
a
.
a. This procedure returns to the caller only in an error situation.
Reserved
0
Reserved
0
Reserved
0
Status Value
Description
-2
Invalid argument
-3
Call completed with error
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...