
Volume 2, Part 1: Processor Abstraction Layer
2:293
All other values of
status
are reserved.
Definitions of
status
values for other values of
function
are listed in the machine
check and init sections.
For the case of RECOVERY CHECK, authentication of PAL_A and PAL_B should be
completed before call to SALE_ENTRY.
•
min-state_size
– An 8-bit field indicating the size in kilobytes (KB) of the min-state
save area required for this implementation. A value of zero indicates a size of 4KB.
A value greater than zero indicates the actual size in KB of the min-state save area
required for this implementation. Values of 1-4 are reserved. For more information
about the min-state save area, please refer to
Min-state Save Area Layout” on page 2:302
11.2.2.2
Definition of Geographically Significant Processor Identifier Parameter
11.2.2.3
Definition of Self Test State Parameter
PAL_B Auth Failure / Good PAL_B found
16
One or more compatible PAL_B's failed authentication
and checksum. Another compatible PAL_B was found
that passed authentication and checksum.
64K Unaligned
17
No PAL_B was found in the FIT and alternate FIT (if
supported) that was correctly aligned to a 64KB
boundary.
Figure 11-8. Geographically Significant Processor Identifier
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
proc_id
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
reserved
eid_mask
id_mask
Table 11-5.
Geographically Significant Processor Identifier Fields
Field
Bits
Description
proc_id
15:0
Geographically significant processor ID. The value returned in this field is the
same as that returned by PAL_FIXED_ADDR.
Reserved
31:16
Reserved
id_mask
39:32
Mask indicating which bits in
id
are programmable:
0 = Programmable
1 = Read-only
eid_mask
47:40
Mask indicating which bits in
eid
are programmable:
0 = Programmable
1 = Read-only
Reserved
63:48
Reserved
Figure 11-9. Self Test State Parameter
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
mf fp ia vm
reserved
te state
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
test_status
Table 11-4.
status
Field Values (Continued)
Status
Value
Description
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...