Volume 3: Resource and Dependency Semantics
3:375
• A list of all architecturally-defined, independently-writable resources in the Itanium
architecture. Each row represents an ‘atomic’ resource. Thus, for each row in the
table, hardware will probably require a separate write-enable control signal.
• For each resource, a complete list of readers and writers.
• For each instruction, a complete list of all resources read and written. Such a list
can be obtained by taking the union of all the rows in which each instruction
appears.
Table 5-2.
RAW Dependencies Organized by Resource
Resource Name
Writers
Readers
Semantics of
Dependency
ALAT
chk.a.clr,
,
,
,
invala.e
none
AR[BSP]
br.call, brl.call, br.ret, cover,
, rfi
br.call, brl.call, br.ia, br.ret, cover,
flushrs, loadrs,
, rfi
impliedF
AR[BSPSTORE]
alloc, loadrs, flushrs,
alloc, br.ia, flushrs,
impliedF
AR[CCV]
br.ia,
impliedF
AR[CFLG]
br.ia,
impliedF
AR[CSD]
ld16,
br.ia, cmp8xchg16,
impliedF
AR[EC]
, br.ret,
br.call, brl.call, br.ia,
,
impliedF
AR[EFLAG]
br.ia,
impliedF
AR[FCR]
br.ia,
impliedF
AR[FDR]
br.ia,
impliedF
AR[FIR]
br.ia,
impliedF
AR[FPSR].sf0.controls
, fsetc.s0
br.ia,
,
fsetc,
impliedF
AR[FPSR].sf1.controls
, fsetc.s1
br.ia,
,
AR[FPSR].sf2.controls
, fsetc.s2
br.ia,
,
AR[FPSR].sf3.controls
, fsetc.s3
br.ia,
,
AR[FPSR].sf0.flags
,
,
br.ia, fchkf,
impliedF
AR[FPSR].sf1.flags
,
,
br.ia, fchkf.s1,
AR[FPSR].sf2.flags
,
,
br.ia, fchkf.s2,
AR[FPSR].sf3.flags
,
,
br.ia, fchkf.s3,
AR[FPSR].traps
br.ia,
, fchkf, fcmp, fpcmp,
impliedF
AR[FPSR].rv
br.ia,
, fchkf, fcmp, fpcmp,
impliedF
AR[FSR]
br.ia,
impliedF
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...