3:342
Volume 3: Instruction Formats
4.4.6.2
RSE Control
4.4.6.3
Integer ALAT Entry Invalidate
4.4.6.4
Floating-point ALAT Entry Invalidate
4.4.6.5
Flush Cache
4.4.7
GR/AR Moves (M-Unit)
The M-Unit GR/AR move instructions are encoded in major opcode 0 along with the
system/memory management instructions. (Some ARs are accessed using system
control instructions on the I-unit. See
“GR/AR Moves (I-Unit)” on page 3:321
.) See
“System/Memory Management” on page 3:345
for a summary of the M-Unit GR/AR
opcode extensions.
40
37 36 35
33 32 31 30
27 26
6 5
0
x
3
x
2
x
4
0
4
1
3
2
4
21
6
Instruction
Opcode
Extension
x
3
x
4
x
2
flushrs
0
C
0
loadrs
A
37 36 35
33 32 31 30
27 26
13 12
6 5
0
x
3
x
2
x
4
r
1
qp
4
1
3
2
4
14
7
6
Instruction
Operands
Opcode
Extension
x
3
x
4
x
2
invala.e
r
1
0
2
1
40
37 36 35
33 32 31 30
27 26
13 12
6 5
0
x
3
x
2
x
4
f
1
qp
4
1
3
2
4
14
7
6
Instruction
Operands
Opcode
Extension
x
3
x
4
x
2
invala.e
f
1
0
3
1
40
37 36 35
33 32
27 26
20 19
6 5
0
x
x
3
x
6
r
3
qp
4
1
3
6
7
14
6
Instruction
Operands
Opcode
Extension
x
3
x
6
x
fc
r
3
0
30
0
fc.i
1
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...