Volume 3: Instruction Formats
3:337
4.4.1.12
Floating-point Load Pair – Increment by Immediate
4.4.2
Line Prefetch
The line prefetch instructions are encoded in major opcodes 6 and 7 along with the
floating-point load/store instructions. See
“Loads and Stores” on page 3:323
for a
summary of the opcode extensions.
The line prefetch instructions all have a 2-bit cache locality opcode hint extension field
in bits 29:28 (hint) as shown in
40
37 36 35
30 29 28 27 26
20 19
13 12
6 5
0
m
x
6
hint x
r
3
f
2
f
1
qp
4
1
6
2
1
7
7
7
6
Instruction
Operands
Opcode
Extension
m
x
x
6
hint
ldfps.
ldhint
f
1
,
f
2
= [
r
3
], 8
1
1
02
ldfpd.
ldhint
f
1
,
f
2
= [
r
3
], 16
03
ldfp8.
ldhint
01
ldfps.s.
ldhint
f
1
,
f
2
= [
r
3
], 8
06
ldfpd.s.
ldhint
f
1
,
f
2
= [
r
3
], 16
07
ldfp8.s.
ldhint
05
ldfps.a.
ldhint
f
1
,
f
2
= [
r
3
], 8
0A
ldfpd.a.
ldhint
f
1
,
f
2
= [
r
3
], 16
0B
ldfp8.a.
ldhint
09
ldfps.sa.
ldhint
f
1
,
f
2
= [
r
3
], 8
0E
ldfpd.sa.
ldhint
f
1
,
f
2
= [
r
3
], 16
0F
ldfp8.sa.
ldhint
0D
ldfps.c.clr.
ldhint
f
1
,
f
2
= [
r
3
], 8
22
ldfpd.c.clr.
ldhint
f
1
,
f
2
= [
r
3
], 16
23
ldfp8.c.clr.
ldhint
21
ldfps.c.nc.
ldhint
f
1
,
f
2
= [
r
3
], 8
26
ldfpd.c.nc.
ldhint
f
1
,
f
2
= [
r
3
], 16
27
ldfp8.c.nc.
ldhint
25
Table 4-41. Line Prefetch Hint Completer
hint
Bits 29:28
lfhint
0
none
1
.nt1
2
.nt2
3
.nta
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...