Volume 1, Part 1: Floating-point Programming Model
1:99
There are no pseudo-operations for Parallel FP addition, subtraction, negation or
normalization since FR 1 does not contain a packed pair of single precision 1.0 values. A
parallel FP addition can be performed by first forming a pair of 1.0 values in a register
(using the
fpack
instruction) and then using the
fpma
instruction. Similarly, an integer
add operation can be generated by first forming an integer 1 in a floating-point register
(using the
fcvt.fx
instruction) and then using the
xma
instruction.
The
fmpy
pseudo-operation delivers the IEEE compliant result by rounding the product
and without performing the addition inherent in the
fma
. An
fma
with the addend
specified as a register other than FR 0, and containing the value +0.0, will not deliver
the IEEE compliant multiply result in some cases.
5.3.4
Non-arithmetic Instructions
The non-arithmetic floating-point instructions always use the floating-point register
(82-bit) precision since they do not have a
.pc
completer nor a
.sf
specifier.
The
fclass
instruction is used to classify the contents of a floating-point register. The
fmerge
instruction is used to merge data from two floating-point registers into one
floating-point register. The
fmix
,
fsxt
,
fpack
, and
fswap
instructions are used to
manipulate the Parallel FP data in the floating-point significand. The
fand
,
fandcm
,
for
,
and
fxor
instructions are used to perform logical operations on the floating-point
significand. The
fselect
instruction is used for conditional selects.
Floating-point minimum
fmin.
sf
fpmin.
sf
Floating-point maximum
fmax.
sf
fpmax.
sf
Floating-point absolute minimum
famin.
sf
fpamin.
sf
Floating-point absolute maximum
famax.
sf
fpamax.
sf
Convert floating-point to signed integer
fcvt.fx.
sf
fcvt.fx.trunc.
sf
fpcvt.fx.
sf
fpcvt.fx.trunc.
sf
Convert floating-point to unsigned integer
fcvt.fxu.
sf
fcvt.fxu.trunc.
sf
fpcvt.fxu.
sf
fpcvt.fxu.trunc.
sf
Convert signed integer to floating-point
fcvt.xf
N.A.
Table 5-13. Arithmetic Floating-point Pseudo-operations
Operation
Mnemonic
Operation Used
Floating-point multiplication (IEEE)
Parallel FP multiplication
fmpy.
pc
.
sf
fpmpy.
sf
fma
, using FR 0 for addend
fpma
, using FR 0 for addend
Floating-point negate multiplication (IEEE)
Parallel FP negate multiplication
fnmpy.
pc
.
sf
fpnmpy.
sf
fnma
, using FR 0 for addend
fpnma
, using FR 0 for addend
Floating-point addition (IEEE)
fadd.
pc
.
sf
fma
, using FR 1 for multiplicand
Floating-point subtraction (IEEE)
fsub.
pc
.
sf
fms
, using FR 1 for multiplicand
Floating-point normalization
fnorm.
pc
.
sf
fma
, using FR 1 for multiplicand and FR 0 for
addend
Convert unsigned integer to floating-point
fcvt.xuf.pc.
sf
fma
, using FR 1 for multiplicand and FR 0 for
addend
Table 5-12. Arithmetic Floating-point Instructions (Continued)
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...