Volume 3: Instruction Formats
3:343
4.4.7.1
Move to AR – Register (M-Unit)
4.4.7.2
Move to AR – Immediate
8
(M-Unit)
4.4.7.3
Move from AR (M-Unit)
4.4.8
GR/CR Moves
The GR/CR move instructions are encoded in major opcode 0 along with the
system/memory management instructions. See
for a summary of the opcode extensions.
4.4.8.1
Move to CR
4.4.8.2
Move from CR
40
37 36 35
33 32
27 26
20 19
13 12
6 5
0
x
3
x
6
ar
3
r
2
qp
4
1
3
6
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
mov.m
ar
3
=
r
2
0
2A
40
37 36 35
33 32 31 30
27 26
20 19
13 12
6 5
0
s
x
3
x
2
x
4
ar
3
imm
7b
qp
4
1
3
2
4
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
4
x
2
mov.m
ar
3
=
imm
8
0
8
2
40
37 36 35
33 32
27 26
20 19
13 12
6 5
0
x
3
x
6
ar
3
r
1
qp
4
1
3
6
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
mov.m
r
1
=
ar
3
0
22
40
37 36 35
33 32
27 26
20 19
13 12
6 5
0
x
3
x
6
cr
3
r
2
qp
4
1
3
6
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
cr
3
=
r
2
0
2C
40
37 36 35
33 32
27 26
20 19
13 12
6 5
0
x
3
x
6
cr
3
r
1
qp
4
1
3
6
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
r
1
=
cr
3
0
24
Summary of Contents for Itanium 9150M
Page 1: ......
Page 209: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault...
Page 405: ...3 396 Volume 3 Resource and Dependency Semantics...
Page 406: ...3 397 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index...
Page 407: ...3 398 Intel Itanium Architecture Software Developer s Manual Rev 2 3...
Page 419: ...INDEX Index 12 Index for Volumes 1 2 3 and 4...
Page 420: ......