3:322
Volume 3: Instruction Formats
4.3.7.1
Move to AR – Register (I-Unit)
4.3.7.2
Move to AR – Immediate
8
(I-Unit)
4.3.7.3
Move from AR (I-Unit)
4.3.8
Sign/Zero Extend/Compute Zero Index
40
37 36 35
33 32
27 26
20 19
13 12
6 5
0
x
3
x
6
ar
3
r
2
qp
4
1
3
6
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
mov.i
ar
3
=
r
2
0
2A
40
37 36 35
33 32
27 26
20 19
13 12
6 5
0
s
x
3
x
6
ar
3
imm
7b
qp
4
1
3
6
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
mov.i
ar
3
=
imm
8
0
0A
40
37 36 35
33 32
27 26
20 19
13 12
6 5
0
x
3
x
6
ar
3
r
1
qp
4
1
3
6
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
mov.i
r
1
=
ar
3
0
32
40
37 36 35
33 32
27 26
20 19
13 12
6 5
0
x
3
x
6
r
3
r
1
qp
4
1
3
6
7
7
7
6
Instruction
Operands
Opcode
Extension
x
3
x
6
zxt1
r
1
=
r
3
0
10
zxt2
11
zxt4
12
sxt1
14
sxt2
15
sxt4
16
czx1.l
18
czx2.l
19
czx1.r
1C
czx2.r
1D
Summary of Contents for Itanium 9150M
Page 1: ......
Page 209: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault...
Page 405: ...3 396 Volume 3 Resource and Dependency Semantics...
Page 406: ...3 397 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index...
Page 407: ...3 398 Intel Itanium Architecture Software Developer s Manual Rev 2 3...
Page 419: ...INDEX Index 12 Index for Volumes 1 2 3 and 4...
Page 420: ......