IA-32 Intel® Architecture Optimization
B-50
Table B-5
New Metrics for Pentium 4 Processor (Family 15, Model 3)
Using Performance Metrics with Hyper-Threading
Technology
On Intel Xeon processors that support Hyper-Threading Technology, the
performance metrics listed in Table B-1 may be qualified to associate
the counts with a specific logical processor, provided the relevant
performance monitoring events supports qualification by logical
processor. Within the subset of those performance metrics that support
qualification by logical processors, some of them can be programmed
with parallel ESCRs and CCCRs to collect separate counts for each
logical processor simultaneously. For some metrics, qualification by
logical processor is supported but there is not sufficient number of
MSRs for simultaneous counting of the same metric on both logical
processors. In both cases, it is also possible to program the relevant
ESCR for a performance metric that supports qualification by logical
processor to produce counts that are, typically, the sum of contributions
from both logical processors.
A number of performance metrics are based on performance monitoring
events that do not support qualification by logical processor. Any
attempts to program the relevant ESCRs to qualify counts by logical
processor will not produce different results. The results obtained in this
manner should not be summed together.
Metric
Descriptions
Event Name or
Metric Expression
Event Mask value
required
Instructions
Completed
Non-bogus IA-32
instructions
completed and
retired.
instr_completed
NBOGUS
Speculative
Instructions
Completed
Number of IA-32
instructions decoded
and executed
speculatively.
instr_completed
BOGUS
Summary of Contents for ARCHITECTURE IA-32
Page 1: ...IA 32 Intel Architecture Optimization Reference Manual Order Number 248966 013US April 2006...
Page 220: ...IA 32 Intel Architecture Optimization 3 40...
Page 434: ...IA 32 Intel Architecture Optimization 9 20...
Page 514: ...IA 32 Intel Architecture Optimization B 60...
Page 536: ...IA 32 Intel Architecture Optimization C 22...