
IA-32 Intel® Architecture Optimization
B-22
Logical
Processor 1
Deliver Mode
The number of
cycles that the trace
and delivery engine
(TDE) is delivering
traces associated
with logical
processor 1,
regardless of the
operating modes of
the TDE for traces
associated with
logical processor 0.
This metric is
applicable only if a
physical processor
supports
Hyper-Threading
Technology and have
two logical
processors per
package.
TC_deliver_mode
SS|BS|IS
% Logical
Processor N In
Deliver Mode
Fraction of all
non-halted cycles
that the trace cache
is delivering
μ
ops
associated with a
given logical
processor.
(Logical Processor N
Deliver
Mode)*100/(Non-Halted
Clockticks)
continued
Table B-1
Pentium 4 Processor Performance Metrics
(continued)
Metric
Description
Event Name or Metric
Expression
Event Mask Value
Required
Summary of Contents for ARCHITECTURE IA-32
Page 1: ...IA 32 Intel Architecture Optimization Reference Manual Order Number 248966 013US April 2006...
Page 220: ...IA 32 Intel Architecture Optimization 3 40...
Page 434: ...IA 32 Intel Architecture Optimization 9 20...
Page 514: ...IA 32 Intel Architecture Optimization B 60...
Page 536: ...IA 32 Intel Architecture Optimization C 22...