8XC251SA, SB, SP, SQ USER’S MANUAL
4-6
Figure 4-3. Configuration Byte UCONFIG0
UCONFIG0
(1), (3)
Address:FF:FFF8H (2)
7
0
UCON
WSA1#
WSA0#
XALE#
RD1
RD0
PAGE#
SRC
Bit
Number
Bit
Mnemonic
Function
7
UCON
87C251Sx
Configuration Byte Location Selector (OTPROM/EPROM products only):
Clearing this bit causes the 8XC251S
x
to fetch configuration information
from on-chip memory. Leaving this bit unprogrammed (logic 1) causes the
8XC251S
x
to fetch configuration information from on-chip memory if EA# =
1 or from external memory if EA# = 0.
—
80C251Sx
83C251Sx
Reserved:
Write a 1 to this bit when programming UCONFIG0.
6:5
WSA1:0#
Wait State A (all regions except 01:):
For external memory accesses, selects the number of wait states for RD#,
WR#, and PSEN#.
WSA1#
WSA0#
0
0
Inserts 3 wait states for all regions except 01:
0
1
Inserts 2 wait states for all regions except 01:
1
0
Inserts 1 wait state for all regions except 01:
1
1
Zero wait states for all regions except 01:
4
XALE#
Extend ALE:
Set this bit for ALE = T
OSC
.
Clear this bit for ALE = 3T
OSC
(adds one external wait state).
3:2
RD1:0
Memory Signal Selection:
RD1:0 bit codes specify an 18-bit, 17-bit, or 16-bit external address bus and
address ranges for RD#, WR#, and PSEN#. See Table 4-2.
1
PAGE#
Page Mode Select:
Clear this bit for page mode enabled with A15:8/D7:0 on P2 and A7:0 on P0.
Set this bit for page mode disabled with A15:8 on P2 and A7:0/D7:0 on P0
(compatible with 44-pin PLCC and 40-pin DIP MCS 51 microcontrollers).
0
SRC
Source Mode/Binary Mode Select:
Clear this bit for binary mode (compatible with MCS 51 microcontrollers).
Set this bit for source mode.
NOTES:
1.
User configuration bytes UCONFIG0 and UCONFIG1 define the configuration of the 8XC251S
x
.
2.
Address. UCONFIG0 is the second-lowest byte of the 8-byte configuration array. As determined by
UCON and EA#, the 8XC251S
x
fetches configuration information from on-chip nonvolatile memory at
addresses FF:FFF8H and FF:FFF9H or from external memory using these same addresses. In exter-
nal memory, configuration information is obtained from an 8-byte configuration array located at the
highest addresses implemented. The location of the configuration array in external memory depends
on the size and decode arrangement of the external memory (Table 4-1 and Figure 4-2).
3.
Instructions for programming and verifying on-chip configuration bytes are given in Chapter 14.
Summary of Contents for 8XC251SA
Page 2: ......
Page 3: ...May 1996 8XC251SA 8XC251SB 8XC251SP 8XC251SQ Embedded Microcontroller User s Manual...
Page 18: ......
Page 19: ...1 Guide to This Manual...
Page 20: ......
Page 30: ......
Page 31: ...2 Architectural Overview...
Page 32: ......
Page 41: ...3 Address Spaces...
Page 42: ......
Page 63: ...4 Device Configuration...
Page 64: ......
Page 81: ...5 Programming...
Page 82: ......
Page 102: ......
Page 103: ...6 Interrupt System...
Page 104: ......
Page 120: ......
Page 121: ...7 Input Output Ports...
Page 122: ......
Page 132: ......
Page 133: ...8 Timer Counters and Watchdog Timer...
Page 134: ......
Page 153: ...9 Programmable Counter Array...
Page 154: ......
Page 170: ......
Page 171: ...10 Serial I O Port...
Page 172: ......
Page 187: ...11 Minimum Hardware Setup...
Page 188: ......
Page 197: ...12 Special Operating Modes...
Page 198: ......
Page 206: ......
Page 207: ...13 External Memory Interface...
Page 208: ......
Page 239: ...14 Programming and Verifying Nonvolatile Memory...
Page 240: ......
Page 250: ......
Page 251: ...A Instruction Set Reference...
Page 252: ......
Page 390: ......
Page 391: ...B Signal Descriptions...
Page 392: ......
Page 400: ......
Page 401: ...C Registers...
Page 402: ......
Page 436: ......
Page 437: ...Glossary...
Page 438: ......
Page 446: ......
Page 447: ...Index...
Page 448: ......
Page 458: ......