8XC251SA, SB, SP, SQ USER’S MANUAL
8-16
Figure 8-11. T2MOD: Timer 2 Mode Control Register
8.7
WATCHDOG TIMER
The peripheral section of the 8XC251Sx contains a dedicated, hardware watchdog timer (WDT)
that automatically resets the chip if it is allowed to time out. The WDT provides a means of re-
covering from routines that do not complete successfully due to software malfunctions. The WDT
described in this section is not associated with the PCA watchdog timer, which is implemented
in software.
8.7.1
Description
The WDT is a 14-bit counter that counts peripheral cycles, i.e., the system clock divided by
twelve (F
OSC
/12). The WDTRST special function register at address S:A6H provides control ac-
cess to the WDT. Two operations control the WDT:
•
Device reset clears and disables the WDT (see section 11.4, “Reset”).
•
Writing a specific two-byte sequence to the WDTRST register clears and enables the WDT.
If it is not cleared, the WDT overflows on count 3FFFH + 1. With F
OSC
= 16 MHz, a peripheral
cycle is 750 ns and the WDT overflows in 750 × 16384 = 12.288 ms. The WDTRST is a write-
only register. Attempts to read it return FFH. The WDT itself is not read or write accessible. The
WDT does not drive the external RESET pin.
T2MOD
Address:
S:C9H
Reset State:
XXXX XX00B
7
0
—
—
—
—
—
—
T2OE
DCEN
Bit
Number
Bit
Mnemonic
Function
7:2
—
Reserved:
The values read from these bits are indeterminate. Write zeros to these
bits.
1
T2OE
Timer 2 Output Enable Bit:
In the timer 2 clock-out mode, connects the programmable clock output
to external pin T2.
0
DCEN
Down Count Enable Bit:
Configures timer 2 as an up/down counter.
Summary of Contents for 8XC251SA
Page 2: ......
Page 3: ...May 1996 8XC251SA 8XC251SB 8XC251SP 8XC251SQ Embedded Microcontroller User s Manual...
Page 18: ......
Page 19: ...1 Guide to This Manual...
Page 20: ......
Page 30: ......
Page 31: ...2 Architectural Overview...
Page 32: ......
Page 41: ...3 Address Spaces...
Page 42: ......
Page 63: ...4 Device Configuration...
Page 64: ......
Page 81: ...5 Programming...
Page 82: ......
Page 102: ......
Page 103: ...6 Interrupt System...
Page 104: ......
Page 120: ......
Page 121: ...7 Input Output Ports...
Page 122: ......
Page 132: ......
Page 133: ...8 Timer Counters and Watchdog Timer...
Page 134: ......
Page 153: ...9 Programmable Counter Array...
Page 154: ......
Page 170: ......
Page 171: ...10 Serial I O Port...
Page 172: ......
Page 187: ...11 Minimum Hardware Setup...
Page 188: ......
Page 197: ...12 Special Operating Modes...
Page 198: ......
Page 206: ......
Page 207: ...13 External Memory Interface...
Page 208: ......
Page 239: ...14 Programming and Verifying Nonvolatile Memory...
Page 240: ......
Page 250: ......
Page 251: ...A Instruction Set Reference...
Page 252: ......
Page 390: ......
Page 391: ...B Signal Descriptions...
Page 392: ......
Page 400: ......
Page 401: ...C Registers...
Page 402: ......
Page 436: ......
Page 437: ...Glossary...
Page 438: ......
Page 446: ......
Page 447: ...Index...
Page 448: ......
Page 458: ......