Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
501
Application DMA Unit—Intel
®
81341 and 81342
Figure 65. The P+Q Update Algorithm
0 A000 0400H
MSB
LSB
0 A000 0800H
0 A000 0C00H
0 A000 1000H
bitwise-XOR
(64-bit wide)
bitwise-XOR
(64-bit wide)
bitwise-XOR
(64-bit wide)
1K byte
byte 1
byte 8
1024 bytes
bytes 1-8
bytes 1-8
bytes 1-8
bytes 1-8
1024 bytes
...
...
...
P_Source = 0000 0000 A000 0C00H
Q_Destination = 0 B000 0400H
Q_Source = 0100 0000 A000 1000H
SAR1 = 0000 0000 A000 0800H
SAR0 = 0000 0000 A000 0400H
ABCR = 0000 0400H
ADCR = 0001 001FH
Control Register Values
0 B000 0400H
128-Deep
Store Queues
Local Memory
byte 8
byte 1
...
...
...
New P Result
New Q Result
0 B000 0800H
P_Destination = 0 B000 0800H
GF Multiply
GF Multiply
DMLTQ=01
DMLTQ=01
Old P Block
1024 bytes
1024 bytes
Old Q Block
Old Data
New Data
B6231-01