Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
337
Address Translation Unit (PCI Express)—Intel
®
81341 and 81342
3.16.44 PCI Express Message Control/Status Register - PEMCSR
The PCI Express Message Control/Status Register controls the generation and logs the
receipt of PCI Express Power Management and Hot-Plug messages.
Table 178. PCI Express Message Control and Status Register - PEMCSR
Bit
Default
Description
31:30
00
2
Attention Indicator Status
As an end point, the ATU may receive Hot-Plug Attention Indicator Control Messages. When the
message is received, the status is logged in these fields and the Hot-Plug interrupt bit is set in the
ATUISR.
00
Reserved
01
On
10
Blink
11
Off
Note:
These bits are updated regardless of the state of the Hot-Plug Interrupt Mask in the ATUIMR.
29:28
00
2
Power Indicator Status
As an end point, the ATU may receive Hot-Plug Power Indicator Control Messages. When the message
are received, the status is logged in these fields and the Hot-Plug interrupt bit is set in the ATUISR.
00
Reserved
01
On
10
Blink
11
Off
Note:
These bits are updated regardless of the state of the Hot-Plug Interrupt Mask in the ATUIMR.
27:16
000H
Reserved.
15
0
2
Attention Button Pressed Control
When this bit is asserted, an Attention_Button_Pressed message is generated. This bit self-clears after
the message has been transmitted. Only valid as an end point.
14
0
2
Inbound Vendor_Defined Type 0 Unsupported Request response
When asserted, the ATU generates an Unsupported Request response for the Message logged in the
Inbound Vendor Defined Message Registers. The contents of the IVMH registers is copied to the
Advanced Error Header Log and the unsupported request status is updated.
When the UR response is required, software must set this bit prior to clearing the Interrupt status bit in
the ATUISR.
This bit is self clearing after the UR message has been delivered.
13:0
0000H
Reserved
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
ro
ro
ro
ro
ro
ro
ro
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rw
ro
rw
ro
rw
ro
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Internal Bus Address Offset
+080H