98
Memory Controller
NOTE:
All traces except breakout TL8 traces are of the same impedance and spacing requirements.
Table 52.
Embedded DDR 333 Unbuffered Address/CMD Topology Lengths
Traces
Description
Layer
Minimum
Length
Maximum
Length
Trace
Impedance
Spacing
Notes
TL1
Microstrip/
Strip
1.5”
1.67”
45 ohms+/-15%
or 50 ohms
+/-15%
12 mils
TL1-TL6 as per JEDEC DDR1
Specifications (PC2700) to be
routed as T points
TL2
Microstrip
1.2 “
1.35”
Same as TL1
12 mils
TL3
Microstrip
0.5”
0.6”
Same as TL1
12 mils
Fan out for series termination
(only for unbuffered)
TL4
0.3”
0.35”
Same as TL1
12 mils
TL5
0.14”
0.18”
Same as TL1
12 mils
TL6
0.32”
0.35”
Same as TL1
12 mils
TL7
0.25”
0.5”
Same as TL1
12 mils
TL8
Breakout
Any
0”
0.5”
5 mils
TL9
Lead-in
Microstrip/
Stripline
1”
8”
45 ohms+/-15%
or 50 ohms
+/-15%
12 mils
Spacing: within the same
group 12 mils
With other groups 20 mils
TL10
VTT
Microstrip
0.25”
0.5”
5 mils
Place in VTT Island
Figure 47.
Embedded DDR 333 Unbuffered ADDR/CMD Topology
TL2
TL1
TL3
TL4
TL4
TL3
TL5
SDRAM Pin
SDRAM Pin
SDRAM Pin
SDRAM Pin
TL3
TL3
TL3
TL3
SDRAM Pin
SDRAM Pin
SDRAM Pin
SDRAM Pin
TL5
TL5
TL5
TL5
TL5
TL6
TL5
TL5
51 ohms
+/- 5%
TL7
VTT (1.25 V)
TL10
TL8
TL9
22 ohms
+/- 5%
SDRAM Pin
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...