56
PCI-X Layout Guidelines
6.4.10
PCI-X 100 MHz Slot and Embedded Topology 2
and
combine both a slots and an embedded device.
Figure 25.
Combination of Slots and Embedded PCI-X 100 MHz Routing Topology
Table 17.
Combination of Slot and Embedded PCI-X 100 MHz Routing 2 Recommendations
(Sheet 1 of 2)
Parameter
Routing Guideline for Lower AD Bus Routing Guideline for Upper AD Bus
Reference Plane
Preferred Layer
Route over an unbroken ground plane
Stripline
Breakout
5 mils on 5 mils spacing. Maximum length of the breakout is 500 mils.
Motherboard Trace
Impedance (microstrip and
stripline)
50 Ohms +/- 15%
Add-in card Impedance
(microstrip and stripline)
57 Ohms +/- 15%
Stripline Trace Spacing
12 mils, from edge to edge
Microstrip Trace Spacing
18 mils, from edge to edge
Group Spacing
Spacing from other groups: 25 mils minimum edge to edge
Trace Length 1 TL1: From
80331signal Ball to first
junction
1.5” minimum - 4.25” maximum
1.5”minimum - 3.75” maximum
Trace Length TL2 - first
junction to First PCI
Connector
0.0” minimum to 1.0” maximum
Trace Length TL3 - First PCI
Connector to Second PCI
Connector
0.8” minimum - 1.2” maximum
Trace Length TL_EM1 - from
first junction to the
Embedded Device.
1.0” minimum - 3.25” maximum
1.0” minimum - 3.25” maximum
TL1
TL2
CONN2
TL_
A
D
2
AD2
T
L_E
M
1
EM1
CONN1
AD1
T
L_A
D1
TL3
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...