
User Manual 344 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Figure 100
CPUS clock diagram
CPU SubSystem
CGU
HOSC
DIV
DMA
DIV
Cp
u_c
lk
WDT_Kernel_clk
DTIMER1_Kernel_clk
RAM2
&
&
CNFG
AHB2APB
or
BIF_REG
&
BUSW/CSC
AHB2APB
BIF-PER
or
Dma_clk
Ram1_clk
Ram2_clk
Rom_clk
Cnfg_clk
Bif_reg_clk
Bif_per_clk
DTIMER_clk
WDT_clk
HOSC_clk
DIV
Alpha_clk
&
&
RAM1
&
&
AHB2APB
APB-PER
or
Apb_per_clk
&
&
Cnfg_dma_clk
SVID
Bif_per_svid_clk
Bif_per_pmbus_clk
SSP
Bif_per_ssp_clk
CortexM0IM
FCLK
HCLK
DCLK
&
SCLK
&
Amba_clk
&
&
GATEHCLKs
SLEEDPDEEP
ROM
AHB2APB
BIF-R
GPIO0
GPIO0_clk
&
GPIO1
GPIO1_clk
&
&
Kill_me_softly
Kill_me_hardly
CPUS_EN
WKUPIN
HOSC_clk_gated
&
&
I2C
UART
&
&
&
Bif_per_i2c_clk
Bif_per_uart_clk
DTIMER2_clk
&
DIV
PMBUS_Kernel_clk
PMBUS
AUX_WKUPIN
DTIMER2_Kernel_clk
&
DIV
DTIMER3_clk
&
DTIMER3_Kernel_clk
&
DIV
&
&
OTP1_W
Cnfg_otp1_w_clk
DIV
Otp_Kernel_clk
&
DIV
DTIMER
WDT
DTIMER2
DTIMER3