XC886/888CLM
Capture/Compare Unit 6
User’s Manual
14-90
V1.3, 2010-02
CCU6, V 1.0
ENWHE
5
rw
Enable Interrupt for Wrong Hall Event
0
No interrupt will be generated if the set condition
for bit WHE in register IS occurs.
1
An interrupt will be generated if the set condition
for bit WHE in register IS occurs. The interrupt
line that will be activated is selected by bit field
INPERR.
ENIDLE
6
rw
Enable Idle
This bit enables the automatic entering of the idle state
(bit IDLE will be set) after a wrong hall event has been
detected (bit WHE is set). During the idle state, the bit
field MCMP is automatically cleared.
0
The bit IDLE is not automatically set when a
wrong hall event is detected.
1
The bit IDLE is automatically set when a wrong
hall event is detected.
ENSTR
7
rw
Enable Multi-Channel Mode Shadow Transfer
Interrupt
0
No interrupt will be generated if the set condition
for bit STR in register IS occurs.
1
An interrupt will be generated if the set condition
for bit STR in register IS occurs. The interrupt
line that will be activated is selected by bit field
INPCHE.
0
3
r
Reserved
Returns 0 if read; should be written with 0.
INPL
Capture/Compare Interrupt Node Pointer Register Low
Reset Value: 40
H
7
6
5
4
3
2
1
0
INP
CHE
INP
CC62
INP
CC61
INP
CC60
rw
rw
rw
rw
Field
Bits
Type Description
*