Technical Reference Manual
002-29852 Rev. *B
4.13.1.6 CM4_ITM_LSR
Description:
Lock Status Register
Address:
0xE0000FB4
Offset:
0xFB4
Retention:
Retained
IsDeepSleep:
No
Comment:
This indicates the status of the Lock control mechanism. This lock prevents accidental writes
by code under debug.
This register must always be present although there might not be any lock-access control
mechanism. The lock mechanism, where present and locked, must block write accesses to
any control register, except the Lock Access Register. For most components this covers all
registers except for the Lock Access Register 0xFB0.
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
None [7:3]
IMPLEMENT
S_8B [2:2]
ACCESS
_PE
RMITTED
[1:1]
EXISTS
[0:0]
Bits
15
14
13
12
11
10
9
8
Name
None [15:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0
EXISTS
R
W
0
Indicates that a lock control mechanism exists for this
device
1
ACCESS_PERMITTED
R
W
0
The values of this bit mean:
0 = Access permitted.
1 = Write access to the component is blocked. All
writes to control registers are ignored. Reads are
permitted
2
IMPLEMENTS_8B
R
W
0
This component implements an 8-bit Lock Access
Register.
313
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers