Technical Reference Manual
002-29852 Rev. *B
19.5.1.18.6 PASS_SAR_CH_INTR_SET
Description:
Interrupt set request register
Address:
0x40900814
Offset:
0x14
Retention:
Not Retained
IsDeepSleep:
No
Comment:
Not really a register, intended for verification/debug. When read, this register reflects the
interrupt request register.
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
None [7:3]
GRP
_OVERF
LOW_SET
[2:2]
GRP
_CANCE
LLED_SET
[1:1]
GRP
_DONE_
SET [0:0]
Bits
15
14
13
12
11
10
9
8
Name
None [15:11]
CH
_OVERFL
OW_SET
[10:10]
CH_PULSE
_SET [9:9]
CH
_RANGE_
SET [8:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0
GRP_DONE_SET
RW1S
A
0
Write with '1' to set corresponding bit in interrupt
request register.
1
GRP_CANCELLED_SET
RW1S
A
0
Write with '1' to set corresponding bit in interrupt
request register.
2
GRP_OVERFLOW_SET
RW1S
A
0
Write with '1' to set corresponding bit in interrupt
request register.
8
CH_RANGE_SET
RW1S
A
0
Write with '1' to set corresponding bit in interrupt
request register.
9
CH_PULSE_SET
RW1S
A
0
Write with '1' to set corresponding bit in interrupt
request register.
10
CH_OVERFLOW_SET
RW1S
A
0
Write with '1' to set corresponding bit in interrupt
request register.
1116
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers