Application Note
6 of 80
002-26071 Rev. *B
2021-09-07
Clock configuration setup in TRAVEO™ T2G family CYT4D series MCUs
Clock system for TRAVEO™ T2G family MCUs
Active domain
Region of operation in only Active power mode
DeepSleep domain
Region of operation in only Active and DeepSleep modes
Hibernate domain
Region of operation in all power modes
ECO prescaler
Divides the ECO and creates a clock that can be used with the CLK_LF clock.
The division function has a 10-bit integer divider and 8-bit fractional divider.
LPECO prescaler
Divides the LPECO and creates a clock that can be used with the CLK_BAK. The
division function has a 10-bit integer divider and 8-bit fractional divider.
DSI_MUX
Selects a clock from ILO0, ILO1, and WCO
PATH_MUX
Selects a clock from IMO, ECO, EXT_CLK, LPECO, and DSI_MUX output
CLK_PATH
CLK_PATHx 0 through 9 are used as the input sources for high-frequency
clocks.
CLK_HF
CLK_HFx 0 through 13 are recognized as high-frequency clocks.
FLL
Generates the high-frequency clock
PLL
Generates the high-frequency clock. There are two kinds of PLL: PLL200 and
PLL400. PLL200 is with SSCG and fractional operation and PLL400 is with SSCG
and fractional operation.
BYPASS_MUX
Selects the clock to be output to the CLK_PATH. In the case of FLL, the clock
that can be selected is either FLL output or clock input to FLL.
ROOT_MUX
Selects the clock source of the CLK_HFx. The clocks that can be selected are
CLK_PATHs 0 through 9.
Predivider
The predivider (divided by 1, 2, 4, or 8) is available to divide the selected
CLK_PATH.
REF_MUX
Selects the CLK_REF_HF clock source
CLK_REF_HF
Used to monitor the CSV of the CLK_HF
LFCLK_SEL
Selects the CLK_LF clock source
CLK_LF
MCWDT source clock
CLK_SEL
Selects the clock to be input to the RTC
CLK_BAK
Mainly input to the RTC
CSV
Clock supervision to monitor the clock operation