![Infineon OPTIREG TLF30681QVS01 Manual Download Page 127](http://html1.mh-extra.com/html/infineon/optireg-tlf30681qvs01/optireg-tlf30681qvs01_manual_2055183127.webp)
9.1.7.1
Register HWDECT0
HWDECT0
RMAP: X
Address:
3B
H
Hardware option information
PAGE: 1
Reset Value:
D3
H
7
6
5
4
3
2
1
0
VM2AVA
VM1AVA
nu
BOOST1AV
A
nu
BUCK2AVA
FRE
r
r
r
r
r
r
r
Field
Bits
Type
Description
VM2AVA
7
r
External voltage monitoring 2 automatic use detection
0
H
, VM2 is not used in this application.
1
H
, VM2 is used in this application.
Reset: 1
H
VM1AVA
6
r
External voltage monitoring 1 automatic use detection
0
H
, VM1 is not used in this application.
1
H
, VM1 is used in this application.
Reset: 1
H
nu
5
r
Not used
BOOST1AVA
4
r
Boost1 automatic use detection
0
H
, Boost1 is not used in this application.
1
H
, Boost1 is used in this application.
Reset: 1
H
nu
3:2
r
Not used
BUCK2AVA
1
r
Buck2 automatic use detection
0
H
, Buck2 is not used in this application.
1
H
, Buck2 is used in this application.
Reset: 1
H
FRE
0
r
Frequency selection information
0
H
, LF frequency setting
1
H
, HF frequency setting
Reset: 1
H
OPTIREG
™
PMIC TLF30681QVS01
Power management IC
SPI registers
Datasheet
127
Rev. 1.0
2020-04-08