![Infineon OPTIREG TLF30681QVS01 Manual Download Page 109](http://html1.mh-extra.com/html/infineon/optireg-tlf30681qvs01/optireg-tlf30681qvs01_manual_2055183109.webp)
9.1.5.4
Register MCUSF0
MCUSF0-QM
RMAP: 1
Address:
1D
H
Microcontroller status flags 0 – faults
PAGE: 0
Reset Value:
00
H
7
6
5
4
3
2
1
0
HARDRES
SOFTRES
nu
WWDF
nu
INITF
rw1c
rw1c
rw1c
rw1c
r
rw1c
Field
Bits
Type
Description
HARDRES
7
rw1c
Hard reset event
0
H
, no event, write 0 – no action
1
H
, event occurred, write 1 to clear the flag
Reset: 0
H
SOFTRES
6
rw1c
Soft reset event
0
H
, no event, write 0 – no action
1
H
, event occurred, write 1 to clear the flag
Reset: 0
H
nu
5:4
rw1c
Not used
WWDF
3
rw1c
Window watchdog fault event
0
H
, no event, write 0 – no action
1
H
, event occurred, write 1 to clear the flag
Reset: 0
H
nu
2:1
r
Not used
INITF
0
rw1c
INIT timer error event
0
H
, no event, write 0 – no action
1
H
, event occurred, write 1 to clear the flag
Reset: 0
H
OPTIREG
™
PMIC TLF30681QVS01
Power management IC
SPI registers
Datasheet
109
Rev. 1.0
2020-04-08