
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
Capture/Compare Units
User’s Manual
17-23
V2.2, 2004-01
CC12_X1, V2.1
for mode 1 (with port influence), while the bank2 register must be programmed for
mode 0 (interrupt-only).
Double-register compare mode can be controlled (this means, enabled or disabled) for
each register pair via the associated control bitfield DRxM in register CC1_DRM or
CC2_DRM, respectively.
Double-register compare mode can be controlled individually for each of the register
pairs.
In the block diagram of the double-register compare mode (
), a bank2
register will be referred to as CCz, while the corresponding bank1 register will be referred
to as CCy.
CC1_DRM
Double-Reg. Cmp. Mode Reg.
SFR (FF5A
H
/AD
H
)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DR7M
DR6M
DR5M
DR4M
DR3M
DR2M
DR1M
DR0M
rw
rw
rw
rw
rw
rw
rw
rw
CC2_DRM
Double-Reg. Cmp. Mode Reg.
SFR (FF2A
H
/95
H
)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DR7M
DR6M
DR5M
DR4M
DR3M
DR2M
DR1M
DR0M
rw
rw
rw
rw
rw
rw
rw
rw
Field
Bits
Type
Description
DRxM
[1:0],
[3:2],
[5:4],
[7:6],
[9:8],
[11:10],
[13:12],
[15:14]
rw
Double Register x Compare Mode Selection
00
DRM is controlled via the combination of compare
modes 1 and 0 (compatibility mode)
01
DRM disabled regardless of compare modes
10
DRM enabled regardless of compare modes
11
Reserved
Note: “x” indicates the register pair index in a bank.