
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
Capture/Compare Units
User’s Manual
17-9
V2.2, 2004-01
CC12_X1, V2.1
17.2
CAPCOM Timer Interrupts
Upon a timer overflow the corresponding timer interrupt request flag TxIR for the
respective timer will be set. This flag can be used to generate an interrupt or trigger a
PEC service request, when enabled by the respective interrupt enable bit TxIE.
Each timer has its own bitaddressable interrupt control register and its own interrupt
vector. The organization of the interrupt control registers TxIC is identical with the other
interrupt control registers.
Note: Please refer to the general Interrupt Control Register description for an
explanation of the control fields.
CC1_T0IC
CAPCOM T0 Intr. Ctrl. Reg.
SFR (FF9C
H
/CE
H
)
Reset Value: - - 00
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
-
GPX T0IR T0IE
ILVL
GLVL
-
-
-
-
-
-
-
rw
rwh
rw
rw
rw
CC1_T1IC
CAPCOM T1 Intr. Ctrl. Reg.
SFR (FF9E
H
/CF
H
)
Reset Value: - - 00
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
-
GPX T1IR T1IE
ILVL
GLVL
-
-
-
-
-
-
-
rw
rwh
rw
rw
rw
CC2_T7IC
CAPCOM T7 Intr. Ctrl. Reg.
ESFR (F17A
H
/BE
H
)
Reset Value: - - 00
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
-
GPX T7IR T7IE
ILVL
GLVL
-
-
-
-
-
-
-
rw
rwh
rw
rw
rw
CC2_T8IC
CAPCOM T8 Intr. Ctrl. Reg.
ESFR (F17C
H
/BF
H
)
Reset Value: - - 00
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
-
GPX T8IR T8IE
ILVL
GLVL
-
-
-
-
-
-
-
rw
rwh
rw
rw
rw