![Infineon Technologies TC1796 User Manual Download Page 926](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_2055437926.webp)
TC1796
System Units (Vol. 1 of 2)
System Timer
User’s Manual
15-9
V2.0, 2007-07
STM, V2.0
15.3.1
General Module Register
The STM Clock Control Register is used to switch the STM on or off and to control its
input clock rate. After a power-on reset, the STM is always enabled and starts counting.
The STM can be disabled by setting bit DISR to 1.
STM_CLC
System Timer Clock Control Register (00
H
)
Reset Value: 0000 0200
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
RMC
0
FS
OE
SB
WE
E
DIS
SP
EN
DIS
S
DIS
R
r
rw
r
rw
w
rw
rw
r
rw
Field
Bits
Type Description
DISR
0
rw
Module Disable Request Bit
Used for enable/disable control of the STM module.
0
B
No disable requested
1
B
Disable requested
DISS
1
r
Module Disable Status Bit
Bit indicates the current status of the STM module.
0
B
STM module is enabled
1
B
STM module is disabled
SPEN
2
rw
Module Suspend Enable for OCDS
Used for enabling the suspend mode.
EDIS
3
rw
External Request Disable
Used for controlling the external clock disable
request.
SBWE
4
w
Module Suspend Bit Write Enable for OCDS
Determines whether SPEN and FSOE are write-
protected.
FSOE
5
rw
Fast Switch Off Enable
Used for fast clock switch off in OCDS suspend mode.