TC1796
Peripheral Units (Vol. 2 of 2)
Analog-to-Digital Converter (ADC)
User’s Manual
25-101
V2.0, 2007-07
ADC, V2.0
Figure 25-30 ADC0/ADC1 Modules Implementation and Interconnections
Interrupt
Control
Interrupt
Control
Clock
Control
Address
Decoder
ADC0
Module
Kernel
f
ADC
SR
[3:0]
To DMA
AIN16
A
n
a
lo
g
Mu
lt
ip
le
xe
r
MCA06033
Synchronization Bridge
V
AGND0
V
DD
V
SS
V
DDM
V
AREF0
V
SSM
Group 1
P7.2 /
AD0EMUX0
P7.3 /
AD0EMUX1
ADC1
Module
Kernel
A
n
al
og
Mu
lt
ip
le
x
e
r
Address
Decoder
AIN16
A
n
al
og Inp
u
t Sha
ri
n
g
C
ros
s
b
ar
AN0
AN1
AN2
AN41
AN42
AN43
Die Temp.
Sensor
AIN30
AIN31
P7.6 /
AD1EMUX0
P7.7 /
AD1EMUX1
V
AGND1
V
DD
V
SS
V
DDM
V
AREF1
V
SSM
Not
Used
f
CLC
Port 7
Control
Port 7
Control
AIN0
AIN15
Group 0
AIN0
AIN15
Group 0
ASGT
SW0TR, SW0GT
ETR, EGT
QTR, QGT
TTR, TGT
External
Request
Unit
(SCU)
AIN31
ASGT
SW0TR, SW0GT
ETR, EGT
QTR, QGT
TTR, TGT
External
Request
Unit
(SCU)
From GPTA
From Ports
From MSC0/1
From GPTA
From Ports
From MSC0/1
8
SR[7:4]
SR[3:0]
To DMA
P7.1 /
AD0EMUX2
EMUX0
EMUX1
GRPS
EMUX0
EMUX1
SR[7:4]
2
9
8
2
9
A1
A1
A1
D
D
D
D
D
D
A1
A1