![Infineon Technologies TC1796 User Manual Download Page 1424](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_20554371424.webp)
TC1796
Peripheral Units (Vol. 2 of 2)
Controller Area Network (MultiCAN) Controller
User’s Manual
22-129
V2.0, 2007-07
MultiCAN, V2.0
Interrupt Control Entry
An interrupt control entry is defined as follows:
ICE
Interrupt Control Entry
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
0
1
0
0
IEN
REC
F1
IEN
REC
F0
IEN
TRA
F1
IEN
TRA
F0
INP
rw
rw
rw
rw
r
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
MCYCLE
0
CYCLE
r
rw
r
rw
Field
Bits
Type Description
CYCLE
[5:0]
rw
Basic Cycle Number
This bit field determines the number of the basic
cycle during which this interrupt control entry is valid.
The value of CYCLE is compared (bit-wise) to the
current value of the bit field CYCTMR.BCC. The
result is then masked with the value given by the bit
field MCYCLE in order to determine the repetition
rate for this scheduler entry inside the matrix cycle.
This bit field is equivalent to the corresponding part
of the MOAMRn.AM bit field (see
MCYCLE
[13:8]
rw
Mask for Cycle Comparison
This bit field determines the mask that is used to
determine the repetition rate for this scheduler entry.
This bit field is equivalent to the corresponding part
of the MOAMRn.AM bit field (see