
TC1796
System Units (Vol. 1 of 2)
Register Overview
User’s Manual
18-59
V2.0, 2007-07
Regs, V2.0
DMA_
DADR10
DMA Channel 10
Destination Address
Reg.
F000 3D94
H
U, SV SV
0000 0000
H
DMA_
SHADR10
DMA Channel 10
Shadow Address
Register
F000 3D98
H
U, SV BE
0000 0000
H
–
Reserved
F000 3D9C
H
BE
BE
–
DMA_
CHSR11
DMA Channel 11 Status
Register
F000 3DA0
H
U, SV BE
0000 0000
H
DMA_
CHCR11
DMA Channel 11 Control
Register
F000 3DA4
H
U, SV SV
0000 0000
H
DMA_
CHICR11
DMA Channel 11
Interrupt Control Register
F000 3DA8
H
U, SV SV
0000 0000
H
DMA_
ADRCR11
DMA Channel 11Address
Control Register
F000 3DAC
H
U, SV SV
0000 0000
H
DMA_
SADR11
DMA Channel 11 Source
Address Register
F000 3DB0
H
U, SV SV
0000 0000
H
DMA_
DADR11
DMA Channel 11
Destination Address
Reg.
F000 3DB4
H
U, SV SV
0000 0000
H
DMA_
SHADR11
DMA Channel 11
Shadow Address
Register
F000 3DB8
H
U, SV BE
0000 0000
H
–
Reserved
F000 3DBC
H
BE
BE
–
DMA_
CHSR12
DMA Channel 12 Status
Register
F000 3DC0
H
U, SV BE
0000 0000
H
DMA_
CHCR12
DMA Channel 12 Control
Register
F000 3DC4
H
U, SV SV
0000 0000
H
DMA_
CHICR12
DMA Channel 12
Interrupt Control Register
F000 3DC8
H
U, SV SV
0000 0000
H
DMA_
ADRCR12
DMA Channel 12
Address Control Register
F000 3DCC
H
U, SV SV
0000 0000
H
DMA_
SADR12
DMA Channel 12 Source
Address Register
F000 3DD0
H
U, SV SV
0000 0000
H
Table 18-23 Address Map of DMA
(cont’d)
Short Name Description
Address
Access Mode Reset Value
Read
Write