TC1796
System Units (Vol. 1 of 2)
Register Overview
User’s Manual
18-37
V2.0, 2007-07
Regs, V2.0
GPTA0_
PLLCNT
GPTA0 Phase Locked
Loop Counter Register
F000 18C8
H
U, SV U, SV 0000 0000
H
GPTA0_
PLLSTP
GPTA0 Phase Locked
Loop Step Register
F000 18CC
H
U, SV U, SV 0000 0000
H
GPTA0_
PLLREV
GPTA0 Phase Locked
Loop Reload Register
F000 18D0
H
U, SV U, SV 0000 0000
H
GPTA0_
PLLDTR
GPTA0 Phase Locked
Loop Delta Register
F000 18D4
H
U, SV U, SV 0000 0000
H
GPTA0_
CKBCTR
GPTA0 Clock Bus Control
Register
F000 18D8
H
U, SV U, SV 0000 FFFF
H
–
Reserved
F000 18DC
H
nBE
nBE
–
GPTA0_
GTCTR0
GPTA0 Global Timer
Control Register 0
F000 18E0
H
U, SV U, SV 0000 0000
H
GPTA0_
GTREV0
GPTA0 Global Timer
Reload Value Register 0
F000 18E4
H
U, SV U, SV 0000 0000
H
GPTA0_
GTTIM0
GPTA0 Global Timer
Register 0
F000 18E8
H
U, SV U, SV 0000 0000
H
–
Reserved
F000 18EC
H
nBE
nBE
–
GPTA0_
GTCTR1
GPTA0 Global Timer
Control Register 1
F000 18F0
H
U, SV U, SV 0000 0000
H
GPTA0_
GTREV1
GPTA0 Global Timer
Reload Value Register 1
F000 18F4
H
U, SV U, SV 0000 0000
H
GPTA0_
GTTIM1
GPTA0 Global Timer
Register 1
F000 18F8
H
U, SV U, SV 0000 0000
H
–
Reserved
F000 18FC
H
nBE
nBE
–
GPTA0_
GTCCTRn
GPTA0 Global Timer Cell
Control Register n
(n = 00-31)
F000 1900
H
+ n
×
08
H
+ 00
H
U, SV U, SV 0000 0000
H
GPTA0_
GTCXRn
GPTA0 Global Timer Cell
X Register n
(n = 00-31)
F000 1900
H
+ n
×
08
H
+ 04
H
U, SV U, SV 0000 0000
H
Table 18-20 Address Map of GPTA0
(cont’d)
Short
Name
Description
Address
Access Mode Reset Value
Read
Write