TC1784
System Control Unit (SCU)
User´s Manual
3-69
V1.1, 2011-05
32-bit SCU, V1.18
3.2.12
Reset Controller Registers
3.2.12.1 Status Registers
After a reset has been executed, the Reset Status registers provide information on the
source of the last reset(s). The reset status registers are updated upon each reset cycle.
A reset cycle is finished when all resets are de-asserted. Within a reset cycle the status
flags are used as sticky flags.
RSTSTAT
Reset Status Register
(050
H
)
Reset Value: 0001 0001
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
TP CB3 CB1 CB0
OCD
S
POR
ST
r
rh
rh
rh
rh
rh
rh
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
SW WDT
0
ESR
1
ESR
0
r
rh
rh
r
rh
rh
Field
Bits
Type
Description
ESR0
0
rh
Reset Request Trigger Reset Status for ESR0
0
B
The last reset was not requested by this reset
trigger
1
B
The last reset was requested by this reset
trigger
Note: This bit is set if the ESR0 pin is configured as
open drain for output characteristics
(IOCR.PC0 = 1101
H
or 1110
H
) and ESR0 is
configured to generate a Reset
(RSTCON.ESR0 = 01
B
or 10
B
) AND a reset is
signaled by the ESR0 pin to the outside. That
this bit is set under this condition can be
avoided by either setting IOCR.PC0 = 1001
H
or 1010
H
or RSTCON.ESR0 = 00
B
.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...