TC1784
General Purpose Timer Array (GPTA
®
v5)
User´s Manual
21-289
V1.1, 2011-05
GPTA
®
v5, V1.14
21.7.5.2 Fractional Divider Register
The fractional divider makes it possible to generate a GPTA
®
v5 module clock from an
input clock using a programmable divider. The fractional divider divides the input clock
f
CLC
either by the factor 1/n or by a fraction of n/1024 for any value of n from 0 to 1023,
and outputs the clock signal,
f
GPTA
. The fractional divider is controlled by the FDR
register.
The fractional divider register controls the clock frequency of the GPTA
®
v5 module timer
clock
f
GPTA
. The clock frequency of
f
GPTA0
,
f
LTCA2
is identical to the one of
f
GPTA
.
GPTA0_FDR
GPTA Fractional Divider Register
(00C
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DIS
CLK
EN
HW
SUS
REQ
SUS
ACK
0
RESULT
rwh
rw
rh
rh
r
rh
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DM
SC
SM
0
STEP
rw
rw
rw
r
rw
Field
Bits
Type Description
STEP
[9:0]
rw
Step Value
Reload or addition value for RESULT.
SM
11
rw
Suspend Mode
SM selects between granted or immediate suspend mode.
SC
[13:12] rw
Suspend Control
This bit field determines the behavior of the fractional divider
in suspend mode.
DM
[15:14] rw
Divider Mode
This bit field selects normal divider mode, fractional divider
mode, and off-state.
RESULT
[25:16] rh
Result Value
Bit field for the addition result.
SUSACK
28
rh
Suspend Mode Acknowledge
Indicates state of SPNDACK signal.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...