TC1784
FlexRay™ Protocol Controller (E-Ray)
User´s Manual
20-17
V1.1, 2011-05
E-Ray, V3.13
Busy Control Register (CUST1)
The Busy Control Register enables the automatic delay scheme. Furthermore it signals
a time-out service request for the automatic delay scheme.
CUST1
Busy and Input Buffer Control Register
(0004
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
STPWTS
RISB
RISA
0
IBF2
PAG
0
IBF1
PAG
IBFS IEN OEN INT0
rw
rw
rw
r
rw
r
rw
rh
rw
rw
rwh
Field
Bits
Type Description
INT0
0
rwh
CIF Timeout Service Request Status
INT0 will be set if a timeout has occurred during the auto
delay scheme and must be reset by writing zero to INT0.
Note: In case hardware sets INT0 and at the same point of
time software clears INT0, INT0 is cleared.
OEN
1
rw
Enable auto delay scheme for Output Buffer Control
Register (OBCR)
This control bit controls the delay scheme for Output Buffer
Control Register (OBCR) read accesses.
0
B
Disable auto delay scheme for Output Buffer Control
Register (OBCR)
1
B
Enable auto delay scheme for Output Buffer Control
Register (OBCR)
IEN
2
rw
Enable auto delay scheme for Input Buffer Control
Register (IBCR)
This control bit controls the auto delay scheme for Input
Buffer Control Register (IBCR) read accesses.
0
B
Disable auto delay scheme for Input Buffer Control
Register (IBCR)
1
B
Enable auto delay scheme for Input Buffer Control
Register (IBCR)
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...