12. Serial RapidIO Registers > SerDes Per Lane Register
407
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.14.5
SerDes Lane
0 Pattern Matcher Control Register
This register contains the controls the Pattern Matcher and the error counters associated with the
corresponding matcher in each lane.
Register name: SMAC{0,2,4,6,8,10,12,14}_PM_CTL_0
Reset value: 0x0000_0000
Register offset: 1E030, 1E230, 1E430, 1E630, 1E830,
1EA30, 1EC30, 1EE30
Bits
0
1
2
3
4
5
6
7
00:07
OV14
COUNT
08:15
COUNT
16:23
Reserved
24:31
Reserved
SYNC
MODE
Bits
Name
Description
Type
Reset
Value
0
OV14
1= multiply COUNT by 128. When OV14=1 and count = 2
15
-1, signal
overflows
Note: Read operations on this register is pipelined. Two reads needed
to get current value. The values are volatile and the value may change
at any time
R/W
0x0
1:15
COUNT
Current error count
If OV14 field is active, multiply count by 128.
Note: Read operation on this register is pipelined. Two reads needed to
get “current” value. The values are volatile (that is, value may change at
any time).The second read resets the counter.
R/W
0x0
16:27
Reserved
NA
R
0x0
28
SYNC
Synchronize pattern matcher LFSR with incoming data.
Must be turned on then off to enable checking.
RX_ALIGN_EN must be disabled when checking PRBS patterns
Note: This bit returns to its reset value on reset
R/W
0x0
29:31
MODE
Pattern to match
0 = Disabled
1 = lfsr15
2 = lfsr7
3 = d[n] = d[n-10]
4 = d[n] = !d[n-10]
5:7 = Reserved
Note: This field returns to its reset value on reset
R/W
0x0