12. Serial RapidIO Registers > IDT-Specific Performance Registers
348
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.9.8
RapidIO Port x Performance Statistics Counter 4 Register
This register is used to collect performance statistics. These counters provide the means of
accumulating statistics for the purposes of performance monitoring measurements: throughput and
latency.
The PS4_CTR counter collects performance statistics information based on the configuration fields
specified in the
“RapidIO Port x Performance Statistics Counter 4 and 5 Control Register” on
.
The PS4_CTR counter value is writable for testing purposes.This counter saturates when it reaches its
maximum value 0xFFFFFFFF and is cleared on a read. The PS4_CTR is enabled, when
PS4_PRIO[0..3] value in the
“RapidIO Port x Performance Statistics Counter 4 and 5 Control
) register is configured to a value other than 0.
Register name: SP{0..15}_PSC4
Reset value: 0x0000_0000
Register offset: 13050, 13150, 13250, 13350, 13450,
13550, 13650, 13750, 13850, 13950, 13A50,
13B50, 13C50, 13D50, 13E50, 13F50
Bits
0
1
2
3
4
5
6
7
00:7
PS4_CTR
8:15
PS4_CTR
16:23
PS4_CTR
24:31
PS4_CTR
Bits
Name
Description
Type
Reset
Value
0:31
PS4_CTR
This counter is used to collect performance statistics based on the
configurations specified through the
Statistics Counter 4 and 5 Control Register” on page 340
A read clears this register.
R/W
0