12. Serial RapidIO Registers > IDT-Specific Performance Registers
344
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.9.4
RapidIO Port x Performance Statistics Counter 0 Register
This register is used to collect performance statistics. These counters provide the means of
accumulating statistics for the purposes of performance monitoring measurements: throughput and
latency.
The PS0_CTR counter collects performance statistics information based on the configuration fields
specified in the
“RapidIO Port x Performance Statistics Counter 0 and 1 Control Register” on
.
The PS0_CTR counter value is writable for testing purposes.This counter saturates when it reaches its
maximum value 0xFFFFFFFF and is cleared on a read. The PS0_CTR is enabled, when
PS0_PRIO[0..3] value in the
“RapidIO Port x Performance Statistics Counter 0 and 1 Control
is configured to a value other than 0.
Register name: SP{0..15}_PSC0
Reset value: 0x0000_0000
Register offset: 13040, 13140, 13240, 13340, 13440,
13540, 13640, 13740, 13840, 13940, 13A40,
13B40, 13C40, 13D40, 13E40, 13F40
Bits
0
1
2
3
4
5
6
7
00:7
PS0_CTR
8:15
PS0_CTR
16:23
PS0_CTR
24:31
PS0_CTR
Bits
Name
Description
Type
Reset
Value
0:31
PS0_CTR
This counter is used to collect performance statistics based on the
configurations specified through the
Statistics Counter 0 and 1 Control Register” on page 332
A read clears this register.
R/W
0