12. Serial RapidIO Registers > IDT-Specific RapidIO Registers
310
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.8.2
RapidIO Port x Mode CSR
This register defines the mode of operation for the ports, and contains the interrupt enables for the
Multicast-Event control symbol and Reset control symbol.
Register name: SP{BC,0..15}_MODE
Reset value: 0x0300_0000
Register offset: 10004, 11004, 11104, 11204, 11304,
11404, 11504, 11604, 11704, 11804, 11904,
11A04, 11B04, 11C04, 11D04, 11E04, 11F04
Bits
0
1
2
3
4
5
6
7
00:07
Reserved
IDLE_ERR
_DIS
Reserved
PW_DIS
Reserved
SELF_RST
LUT_512
08:15
Reserved
16:23
Reserved
24:31
Reserved
MCS_INT_
EN
RCS_
INT_EN
Bits
Name
Description
Type
Reset
Value
0:1
Reserved
N/A
R
0
2
IDLE_ERR_DIS
Idle Error Checking Disable
0 = Error checking is enabled by default if one or more data
characters are sent (Dx.y characters not delimited with start of
packet/end of packet control symbols) in an idle sequence, the
device enters the Input Error stopped state.
1 = Ignore all not idle or invalid characters in the idle sequence.
R/W
0
3
Reserved
N/A
R
0
4
PW_DIS
Port_Write Disable
0 = Port-write Error reporting is enabled (default)
1 = Port-write is disabled
R/W
0
5
Reserved
N/A
R
0
6
SELF_RST
Self Reset Enable
After four link-request reset control symbols are accepted, the device
either resets itself or raises an interrupt, according to the value in this
register field.
0 = Disabled. Interrupt signal is asserted (if RCS_INT_EN is also
asserted)
1 = Enabled. Device is reset
R/W
1