12. Serial RapidIO Registers > RapidIO Error Management Extension Registers
289
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.7.4
RapidIO Logical and Transport Layer Error Enable CSR
This register contains the bits that control if an error condition locks the Logical/Transport Layer Error
Detect and Capture registers, and is reported to the system host through an interrupt and/or a port-write.
For switches, the errors detected are limited to maintenance packets (maintenance requests,
maintenance responses, and port writes) with a hop count of 0. Once enabled, port-writes and interrupts
can be generated for these sources. No other packets reach the logical layer of a switch.
Register name: RIO_LOG_ERR_DET_EN
Reset value: 0x0000_0000
Register offset:100C
Bits
0
1
2
3
4
5
6
7
00:07
Reserved
ILL_TRANS
_EN
Reserved
08:15
ILL_RESP_
EN
UNSUP_T
RANS_EN
Reserved
16:23
Reserved
24:31
Reserved
Bits
Name
Description
a
a.
All bits in this register enable bits in
“RapidIO Logical and Transport Layer Error Detect CSR” on page 288
.
Type
Reset
Value
0:3
Reserved
N/A
R
0
4
ILL_TRANS_EN
Illegal Transaction Decode Enable
0 = disable L_ILL_TRANS
1 = enable L_ILL_TRANS
R/W
0
5:7
Reserved
N/A
R
0
8
ILL_RESP_EN
Illegal Response Enable
0 = disable L_ILL_RESP
1 = enable L_ILL_RESP
R/W
0
9
UNSUP_TRANS_E
N
Unsupported Transaction Enable
0 = disable L_UNSUP_TRANS
1 = enable L_UNSUP_TRANS
R/W
0
10:31
Reserved
N/A
R
0