12. Serial RapidIO Registers > RapidIO Logical Layer and Transport Layer Registers
250
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.5.5
RapidIO Processing Element Features CAR
This register identifies the major functionality provided by the processing element.
Register name: RIO_PE_FEAT
Reset value: 0x1000_051F
Register offset: 00010
Bits
0
1
2
3
4
5
6
7
00:07
BRDG
MEM
PROC
SW
Reserved
08:15
Reserved
16:23
Reserved
MC
Reserved
SBR
24:31
Reserved
CTLS
EXT_FEA
EXT_AS
Bits
Name
Description
Type
Reset
Value
0
BRDG
Bridge
0 = Processing element is not a bridge
1 = Processing element can bridge to another interface
R
0
1
MEM
Endpoint
0 = Not a RapidIO endpoint addressable for reads and writes
1 = The processing element has physically addressable local
address space and can be accessed as an endpoint through
non-maintenance (that is, NREAD and NWRITE)
transactions.
R
0
2
PROC
Processor
0 = Not a processor
1 = Physically contains a local processor or similar device that
executes code. A device that bridges to an interface that
connects to a processor does not count (see bit 0).
R
0
3
SW
Switching Capabilities
PE can bridge to another external RapidIO Interface. For
example, a device with two RapidIO ports and a local endpoint is
a two port switch, not a three port switch, regardless of the
internal architecture.
0 = Processing element is not a switch
1 = Processing element is a switch. Ftype 8 packets with hop
count equal to 0 are routed to the register bus.
R
1
4:20
Reserved
N/A
R
0
21
MC
Multicast
0 = Does not support the multicast extensions
1 = Supports the multicast extensions
R
1