14. Register Descriptions
214
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
14.8
Downstream Non-transparent Address Remapping
Registers
14.8.1
Secondary Bus Non-prefetchable Address Remap Control Register
Register name: AR_SBNPCTRL
Reset value: 0x0000_0000
Register offset: 0x0E4
Bits
7
6
5
4
3
2
1
0
31:24
SEC_NP_LBASE
23:16
SEC_NP_LBASE
Reserved
15:08
Reserved
IO_SIZE
07:00
Reserved
NP_REMA
PP_EN
Reserved
Bits
Name
Description
Type
Reset value
31:20
SEC_NP_LBASE
Secondary non-prefetchable lower base.
R/W
0x000
19:13
Reserved
Reserved.
R
0x00
12:8
IO_SIZE
This field describes how many upper bits of a downstream
I/O address are discarded.
R/W
0x00
7:4
Reserved
Reserved.
R
0x0
3
NP_REMAPP_EN
1 = Enable non-prefetchable address remapping
R/W
0x0
2:0
Reserved
Reserved.
R
0x0
Summary of Contents for TSI384
Page 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Page 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...